

# Lab 6 Sampling, Analyzing and Improving the ALU Coverage

Module ID: CX-301

**Design Verification** 

Instructor: Dr. Abid Rafique

Version 1.2

Information contained within this document is for the sole readership of the recipient, without authorization of distribution to individuals and / or corporations without prior notification and approval.



CX-301: Design Verification

# **Document History**

The changes and versions of the document are outlined below:

| Version | State / Changes             | Date      | Author       |
|---------|-----------------------------|-----------|--------------|
| 1.0     | Initial Draft               | Jan, 2024 | Qamar Moavia |
| 1.1     | Modified with new exercises | feb, 2025 | Qamar Moavia |
|         |                             |           |              |
|         |                             |           |              |
|         |                             |           |              |



CX-301: Design Verification

# **Table of Contents**

| Objectives                                     | 4 |  |
|------------------------------------------------|---|--|
| Tools                                          | 4 |  |
| Instructions for Lab Tasks                     | 4 |  |
| Lab Overview                                   | 5 |  |
| ALU Specification                              | 6 |  |
| TASK 1: Adding Covergroup in the ALU Testbench |   |  |
| Adding Covergroup                              | 6 |  |
| Analyzing the Coverage using Synopsys DVE      | 7 |  |
| Analyzing the Code Coverage                    |   |  |
| Analyzing the Functional Coverage              |   |  |
| Improving the Functional Coverage              |   |  |
| Sampling the Coverage Correctly                |   |  |
| TASK 2 : Cross Coverage                        |   |  |



# **Objectives**

By the end of this lab, students will be able to answer the following questions:

- What are the advantages of using interfaces in SystemVerilog?
- How do interfaces simplify communication between modules?
- How can arrays be helpful in writing self checking testbenches?

### **Tools**

- SystemVerilog
- Synopsys VCS

# **Instructions for Lab Tasks**

The required files for this lab can be found on the

```
shared_folder/CX-301-DesignVerification/Labs/Lab6
```

The submission must follow the hierarchy below, with the folder name and the file names exactly as listed below.

```
./Lab6/

— Task1/
— alu.sv
— randtrans.sv
— alu_test.sv
— top.sv
— filelist.f
— // screenshots of outputs/waveforms
— Task2/
— alu.sv
— randtrans.sv
— alu_test.sv
— top.sv
— top.sv
— filelist.f
— // screenshots of outputs/waveforms
```

Along with that you also need to upload your solution on the github as well, and share the link.



## **Lab Overview**

In this lab, you are provided with a basic testbench of ALU that we are using in our RISC-V processor. You will add coverage collectors in the ALU testbench to collect the coverage on alu inputs as well as outputs. Following files are shared in the shared folder:

alu.sv (contains the DUT)

alu\_test.sv (contains the ALU TEST module)

randtrans.sv (contains the transaction class)

top.sv (connect the DUT and the TEST module, also generates clk)

filelist.sv (contains the list of all the files)

Copy those into your working directory.



Read the specification first and then follow the instructions in the lab section to add the coverage collector in the alu\_test.sv



# **ALU Specification**

- op1, op2 and alu\_result are all 32-bit logic vectors. alu\_ctrl is a 4-bit logic vector for the ALU operations.
- zero is a single bit, asynchronous output with the value of 1 when out equals 0
   Otherwise, zero is 0.
- alu\_result is synchronized to the positive edge of clk and takes the following values depending on opcode.

| Opcode | Encoding | Output           |  |  |
|--------|----------|------------------|--|--|
| ADD    | 4'b0000  | op1 + op2        |  |  |
| SUB    | 4'b1000  | op1 - op2        |  |  |
| SLL    | 4'b0001  | op1 << op2[4:0]  |  |  |
| SLT    | 4'b0010  | set if op1 < op2 |  |  |
| SLTU   | 4'b0011  | unsigned SLT     |  |  |
| XOR    | 4'b0100  | op1 ^ op2        |  |  |
| SRL    | 4'b0101  | op1 >> op2[4:0]  |  |  |
| OR     | 4'b0110  | op1   op2        |  |  |
| AND    | 4'b0111  | op1 & op2        |  |  |
| SRA    | 4'b1101  | op1 >>> op2[4:0] |  |  |



# TASK 1: Adding Covergroup in the ALU Testbench

Modify the alu\_test module to add the coverage collectors for the ALU data inputs op1, op2 as well as the alu\_ctrl.

# **Adding Covergroup**

Working in the Lab6/Task1 Directory perform the following:

- Declare a covergroup in the alu\_test module. Set the sampling event to be the positive edge of the clock.
- 2. Declare the coverpoints for the op1, op2 with the explicit bins as follows:
  - a. Vector bins covering the low range values:

(0x00000000, 0x000000FF)

b. One scalar bin covering the high range values:

(0xFFFFFF00, 0xFFFFFFFF)



- c. One scalar default bin for all other values.
- 3. Declare a coverpoint for alu\_ctrl using automatic bins.
- 4. Now, we will have to enable the coverage collection before compiling and running the simulation. To enable the coverage options following flags are to be added in the compile command or the filelist.f

```
-cm line+tgl+cond+branch+fsm+assert
```

**Note:** These flags are already added in the filelist.f that is provided to you.

5. Since the list of all the files as well as all the flags are already in the filelist.f, we can compile the simulation by simply running the following command:

```
vcs -full64 -f filelist.f -o simv
```

**Note:** The flag -full64 is not supported in the -f option, so we have to add that in the command line. Other flags like -sverilog, -timescale etc are currently in the filelist.f to make the command more simple.

6. Once, compiled, run the simulation with the following flags:

```
./simv -cm line+cond+fsm+branch+tgl
```

You should see the following message if the coverage was collected successfully.

VCS Coverage Metrics: during simulation line, cond, FSM, branch, tgl was monitored.

## Analyzing the Coverage using Synopsys DVE

Synopsys provides the **Design Vision Environment (DVE)**, a graphical user interface for debugging and analyzing simulation results. DVE enables users to visualize various types of coverage, such as code coverage (line, toggle, condition, FSM, and branch) and functional coverage (covergroups defined in the testbench).



Perform the following steps to launch DVE and analyze the coverage:

7. Invoke DVE by running the following command after simulation:

This command opens the DVE GUI with coverage data loaded from the simv.vdb directory.

8. This will open the Synopsys DVE as shown below



9. If you click the plus sign in the top module in the right window, you will see the **code coverage** results as shown below.





#### **Analyzing the Code Coverage**

- 10. On the right side, in the Hierarchy tab, you can see the following tabs:
  - a. Design Hierarchy
  - b. Functional Groups
  - c. Module List



11. In the Design Hierarchy, you can check the code coverage of any of the modules (top, alu\_test, alu etc). Expand the Design Hierarchy and click on the top and you will see the 100% coverage as you can see here on the right side.

There is only one procedural block in the top module which is highlighted in green. That's why we get 100% code coverage for the top module.



12. In the Design Hierarchy, now check the code coverage of the DUT (alu). The code coverage for the alu module will be very low because the test cases only generate input transactions with alu\_ctrl = 4'b0000 (ADD).



13. If you don't care about the hierarchy and want to see all the modules at once. You can do so by expanding the Module List. There you can find all the modules of the current simulation environment.

### **Analyzing the Functional Coverage**

14. Now, let's move on to analyze the Functional Coverage. You can do so by expanding the Functional Groups tab and clicking on the Covergroup whose coverage you want to check. In case you have multiple covergroups all covergroups can be seen here in the Function Groups tab.





There you can see the coverage percentage of the overall group as well as all its coverpoints.

15. You can see the detail of each coverpoint as well by clicking on it. It will show the bins of that coverpoint on the right side as you can see below:



- 16. This coverage specifies the coverage of each coverpoint as well as the overall coverage of the whole covergroup. Currently the weight of each coverpoint is set to 1. So, all the coverpoints have the same weight in the final coverage.
- 17. Now the issue here is that we are only achieving 52.08% coverage for the covergroup. But, our goal was to achieve 100% coverage.

We need to modify our testcase to achieve 100% coverage

#### Improving the Functional Coverage

18. Modify the alu\_test.sv and add more test cases to achieve 100% functional coverage.



#### Sampling the Coverage Correctly

Currently, coverage is sampled on every positive edge of the clock, which works well for our current ALU design. However, in modern designs one operation may take multiple cycles. Their sampling at clock edge approach may lead to redundant coverage sampling, resulting in misleading results.

#### To improve accuracy:

- Use start and stop covergroup methods to collect coverage only for specific operations, such as random data tests. This helps us to better control the coverage sampling.
- Manually trigger sampling using the sample() method once per each operation instead of relying on the clock edge only

## **TASK 2: Cross Coverage**

Create another directory Task2 in the Lab6 directory. Copy the files from Task1 into the Task2 directory. Working in the Task2 directory perform the following:

- Create a coverpoint for the alu\_result with four bins for value zero, low\_range, high\_range and default values.
- 2. Create cross-coverage for alu\_ctrl and the high/low bins of the op1 and op2. Simulate and Check the cross coverage results.
- 3. Create cross-coverage for alu\_ctrl with the with the alu\_result.
- 4. Try to reduce the number of cross coverage bins by excluding the irrelevant combinations as defined by the opcode table above.
- 5. Modify the stimulus to cover some or all of your coverage holes.



Copyright 2024 © ChiPXPRT Pvt. Ltd.